4.5 Article

MorphoSys:: An integrated reconfigurable system for data-parallel and computation-intensive applications

期刊

IEEE TRANSACTIONS ON COMPUTERS
卷 49, 期 5, 页码 465-481

出版社

IEEE COMPUTER SOC
DOI: 10.1109/12.859540

关键词

reconfigurable systems; reconfigurable cell array; Single Instruction Multiple Data; dynamic reconfiguration; target recognition; bit-correlation; multimedia applications; video compression; MPEG-2; data encryption

向作者/读者索取更多资源

This paper introduces MorphoSys, a reconfigurable computing system developed to investigate the effectiveness of combining reconfigurable hardware with general-purpose processors for word-level, computation-intensive applications. MorphoSys is a coarse-grain, integrated, and reconfigurable system-on-chip, targeted at high-throughput and data-parallel applications. It is comprised of a reconfigurable array of processing cells, a modified RISC processor core, and an efficient memory interface unit. This paper describes the MorphoSys architecture, including the reconfigurable processor array, the control processor, and data and configuration memories. The suitability of MorphoSys for the target application domain is then illustrated with examples such as video compression, data encryption and target recognition. Performance evaluation of these applications indicates improvements of up to an order of magnitude (or more) on MorphoSys, in comparison with other systems.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.5
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据