4.6 Article

On the intrinsic limits of pentacene field-effect transistors

期刊

ORGANIC ELECTRONICS
卷 1, 期 1, 页码 57-64

出版社

ELSEVIER
DOI: 10.1016/S1566-1199(00)00010-0

关键词

Pentacene; Field-effect transistor; Mobility; Grain boundaries

资金

  1. Deutsche Forschungsgemeinschaft

向作者/读者索取更多资源

Performance limits for pentacene based field-effect transistors are investigated using single-and polycrystalline devices. Whereas the charge transport in single crystalline devices is band-like with mobilities up to 10(5) cm(2)/V s at low temperatures, temperature-independent or thermally activated charge transport can be observed in polycrystalline thin film transistors depending on the growth conditions. Trapping and grain boundary effects significantly influence the temperature dependence of the field-effect mobility. Furthermore, the device performance of p-channel transistors (mobility, on/off ratio, sub-threshold swing) decreases slightly with increasing trap densities. However, the formation of an electron accumulation layer (n-channel) is significantly stronger affected by trapping processes in the thin film devices. Single crystalline p-channel devices exhibit at room temperature mobilities as high as 3.2 cm(2)/V s, on/off-ratios exceeding 10(9), and sub-threshold swings as low as 60 mV/decade. Slightly diminished values are obtained for transistors working as n-channel devices (2 cm(2)/V s, 10(8), and 150 mV/decade). (C) 2000 Elsevier Science B.V. All rights reserved.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.6
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据