4.6 Article

DC-gate-bias stressing of a-Si : H TFTs fabricated at 150°C on polyimide foil

期刊

IEEE TRANSACTIONS ON ELECTRON DEVICES
卷 48, 期 8, 页码 1667-1671

出版社

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/16.936588

关键词

amorphous materials; plasma CVD; plastic films; stability; thin film transistors

向作者/读者索取更多资源

We investigated the electrical stability of a-Si:H TFTs with mobilities of similar to0.7 cm(2)/Vs fabricated on 51 mum thick polyimide foil at 150 degreesC, Positive gate voltage V-g ranging from 20 to 80 V was used in the bias stress experiments conducted at room temperature. The bias stressing caused an increase in threshold voltage and subthreshold slope, acid minor decrease in mobility. Annealing in forming gas substantially improved the stability of the TFTs, The threshold voltage shift exhibited a power law time dependence with the exponent gamma depending on the gate bias V-g. For V-g = 20 Y, gamma = 0.45, while for V-g = 80 V, gamma = 0.27, The threshold voltage shift also exhibited a power law dependence on V-g with the exponent beta depending slightly on stress duration. beta = 2.1 for t = 100 sec and 1.7 for t = 5000 s, These values fall into the range experimentally observed for a-Si:H TFTs fabricated at the standard temperatures of 250-350 degreesC.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.6
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据