4.7 Article

Leakage current mechanisms and leakage reduction techniques in deep-submicrometer CMOS circuits

期刊

PROCEEDINGS OF THE IEEE
卷 91, 期 2, 页码 305-327

出版社

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/JPROC.2002.808156

关键词

channel engineering; CMOS; dynamic V-dd; dynamic V-th; gate leakage; leakage current; low-leakage memory; multiple V-dd; multiple V-th; scaling; stacking effect; subthreshold current; tunneling

向作者/读者索取更多资源

High leakage current in deep-submicrometer regimes is becoming a significant contributor to power dissipation of CMOS circuits as threshold voltage, channel length, and gate oxide thickness are reduced. Consequently, the identification and modeling of different leakage components is very important for estimation and reduction of leakage power especially for low-power applications. This paper reviews various transistor intrinsic leakage mechanisms, including weak inversion, drain-induced barrier lowering, gate-induced drain leakage, and gate oxide tunneling. Channel engineering techniques including retrograde well and halo doping are explained as means to manage short-channel effects for continuous scaling of CMOS devices. Finally, the paper explores different circuit techniques to reduce the leakage power consumption.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.7
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据