4.5 Article Proceedings Paper

Gigahertz waveform sampling and digitization circuit design and implementation

期刊

IEEE TRANSACTIONS ON NUCLEAR SCIENCE
卷 50, 期 4, 页码 955-962

出版社

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TNS.2003.815137

关键词

analog-to-digital conversion; sample and hold; switched capacitor array; transient digitizer; transient recorder

向作者/读者索取更多资源

A series. of multichannel transient waveform digitization integrated circuits with up to 5 GHz sample rates and parallel 10-bit digitization have been designed, tested, and fabricated in large quantities. The current CMOS circuit uses four arrays of 128 fast switched capacitors per channel to record four parallel analog transient inputs. High-speed sample clock generation is provided by an analogically adjustable asynchronous active delay line that uses look-ahead to generate 128 multi-GHz four-way interleaved clocks without the need for external high-speed clocking. After transient capture, each channel is fed into 128 parallel 10-bit analog to digital converters for fast, channel-parallel digitization, followed by digital readout. The fast triggering and waveform capture, channel-parallel digitization and convenient word-parallel digital readout results in a responsive and low dead-time system. Acquisition sample rates range from similar to50 kHz to similar to3 GHz. Analog input bandwidth was measured to be similar to350 MHz. Temporal noise is typically equivalent to similar to1 mV root mean square (rms) for a signal-to-noise ratio of similar to2,500 : 1 rms. Fixed-pattern spatial noise, after on-chip digitization, is equivalent to similar to5 mV rms. Current design directions are intended improve on this technology with sample rates in excess of 10 GHz and analog bandwidth exceeding 1 GHz.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.5
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据