4.5 Article Proceedings Paper

A low power, wide dynamic range multigain signal processor for the SNAP CCD

期刊

IEEE TRANSACTIONS ON NUCLEAR SCIENCE
卷 51, 期 5, 页码 1936-1941

出版社

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TNS.2004.834717

关键词

analog processing circuits; charge coupled devices; CMOS analog integrated circuits; correlated double sampling

向作者/读者索取更多资源

A four-channel custom chip designed for reading out the CCDs of the proposed SNAP satellite visible imager is presented. Each channel consists of a single-ended to differential converter followed by a correlated double sampler and a novel multislope integrator. The output signal is differentially brought out of the chip by an output buffer. This circuit is designed to operate at room temperature for test purpose and at 140 K, which will be the operating temperature. The readout speed is 100 kHz. The 16-bit dynamic range is covered using 3 gains each with a 12-bit signal to noise ratio. The prototype chip, implemented in a 0.25 mum CMOS technology, has a measured readout noise of 7 muV rms at 100 kHz readout speed, a measured nonlinearity of +/- 0.0025% and a power consumption of 6.5 mW, with a 3.3 V supply voltage.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.5
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据