4.3 Article Proceedings Paper

Evolution of materials technology for stacked-capacitors in 65 nm embedded-DRAM

期刊

SOLID-STATE ELECTRONICS
卷 49, 期 11, 页码 1767-1775

出版社

PERGAMON-ELSEVIER SCIENCE LTD
DOI: 10.1016/j.sse.2005.10.024

关键词

DRAM; capacitor; MIM; high-k; dielectric; electrode; atomic layer deposition; ALD

向作者/读者索取更多资源

The architecture, materials choice and process technology for stacked-capacitors in embedded-DRAM applications are a crucial concern for each new technology node. An overview of the evolution of capacitor technology is presented from the early days of planar PIS (poly/insulator/silicon) capacitors to the MIM (metal/insulator/metal) capacitors used for todays 65 nm technology node. In comparing Ta2O5, HfO2 and Al2O3 as high-k dielectric for use in 65 nm eDRAM technology, Al2O3 is found to give a good compromise between capacitor performance and manufacturability. The use of atomic layer deposition (ALD) is identified to be an enabling technology for both high-k dielectrics and capacitor electrodes. (c) 2005 Elsevier Ltd. All rights reserved.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.3
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据