4.6 Article

Nanocrystal memory cell integration in a stand-alone 16-Mb NOR flash device

期刊

IEEE TRANSACTIONS ON ELECTRON DEVICES
卷 54, 期 6, 页码 1376-1383

出版社

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TED.2007.895868

关键词

flash memories; nanocrystal (NC) memories; nonvolatile memories; quantum dots

向作者/读者索取更多资源

We report on the full process integration of nanocrystal (NC) memory cells in a stand-alone 16-Mb NOR Flash device. The Si NCs are deposited by chemical vapor deposition on a thin tunnel oxide, whose surface is treated with a low thermal budget process, which increases NC density and minimizes oxide degradation. The device fabrication has been obtained by means of conventional Flash technology, which is integrated with the CMOS periphery with high- and low-voltage transistors and charge pump capacitors. The memory program and erase threshold voltage distributions are well separated and narrow. The voltage distribution widths are related to NC sizes and dispersion, and bigger NCs can induce a cell reliability weakness. An endurance issue is also related to the use of an oxide/nitride/oxide. dielectric which acts as a charge trapping layer, causing a shift in the program/erase window and a distribution broadening during cycling.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.6
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据