4.7 Article

A Survey Of Architectural Approaches for Managing Embedded DRAM and Non-Volatile On-Chip Caches

期刊

出版社

IEEE COMPUTER SOC
DOI: 10.1109/TPDS.2014.2324563

关键词

Review; classification; embedded DRAM (eDRAM); non-volatile memory (NVM); spin-transfer torque RAM (STT-RAM); resistive RAM (RRAM); phase change RAM (PCM); domain wall memory (DWM); emerging memory technologies

向作者/读者索取更多资源

Recent trends of CMOS scaling and increasing number of on-chip cores have led to a large increase in the size of on-chip caches. Since SRAM has low density and consumes large amount of leakage power, its use in designing on-chip caches has become more challenging. To address this issue, researchers are exploring the use of several emerging memory technologies, such as embedded DRAM, spin transfer torque RAM, resistive RAM, phase change RAM and domain wall memory. In this paper, we survey the architectural approaches proposed for designing memory systems and, specifically, caches with these emerging memory technologies. To highlight their similarities and differences, we present a classification of these technologies and architectural approaches based on their key characteristics. We also briefly summarize the challenges in using these technologies for architecting caches. We believe that this survey will help the readers gain insights into the emerging memory device technologies, and their potential use in designing future computing systems.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.7
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据