4.5 Article

Fault Analysis-Based Logic Encryption

期刊

IEEE TRANSACTIONS ON COMPUTERS
卷 64, 期 2, 页码 410-424

出版社

IEEE COMPUTER SOC
DOI: 10.1109/TC.2013.193

关键词

Automatic test pattern generation; combinational logic circuit; hardware security; IC piracy; integrated circuit testing; IP piracy; logic obfuscation

资金

  1. Division of Computing and Communication Foundations
  2. Direct For Computer & Info Scie & Enginr [1319841] Funding Source: National Science Foundation

向作者/读者索取更多资源

Globalization of the integrated circuit (IC) design industry is making it easy for rogue elements in the supply chain to pirate ICs, overbuild ICs, and insert hardware Trojans. Due to supply chain attacks, the IC industry is losing approximately $4 billion annually. One way to protect ICs from these attacks is to encrypt the design by inserting additional gates such that correct outputs are produced only when specific inputs are applied to these gates. The state-of-the-art logic encryption technique inserts gates randomly into the design, but does not necessarily ensure that wrong keys corrupt the outputs. Our technique ensures that wrong keys corrupt the outputs. We relate logic encryption to fault propagation analysis in IC testing and develop a fault analysis-based logic encryption technique. This technique enables a designer to controllably corrupt the outputs. Specifically, to maximize the ambiguity for an attacker, this technique targets 50% Hamming distance between the correct and wrong outputs (ideal case) when a wrong key is applied. Furthermore, this 50% Hamming distance target is achieved using a smaller number of additional gates when compared to random logic encryption.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.5
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据