4.4 Article

Energy Efficient All-Digital Phase Locked Loop Architecture Design on High Resolution Fast Clocking Time to Digital Converter (TDC) Using Model Prescient Control (MPC) Technique

期刊

WIRELESS PERSONAL COMMUNICATIONS
卷 102, 期 4, 页码 3343-3359

出版社

SPRINGER
DOI: 10.1007/s11277-018-5371-8

关键词

Phase locked loops; All-digital phase locked loop (ADPLL); Model prescient control (MPC); Time to digital converter (TDC); Communication

向作者/读者索取更多资源

Phase locked loops (PLLs) are utilized as a part of clock recovery and frequency synthesis. Entirely digital PLLs are more reasonable for the solid execution with different circuits contrasted with the customary usage of the PLLs. The all-digital PLLs are additionally autonomous of process varieties and can be efficiently ported to various innovations. In this work displays the plan of an all-digital phase locked loop (ADPLL) utilizing a quick timing based time to digital converter (TDC) and a model prescient control (MPC) method. General outline criteria are condensed for the all-digital usage in contrast with the common methodologies and simple executions. The outline has been actualized utilizing 0.18 mu m CMOS innovation. The ADPLL can work in the frequency run between 215 and 350 MHz the ADPLL has a 1.768 mu s bolt time off. This work displays the ADPLL configuration utilizing tanner and examination the execution of parameters. Power is point by point in tanner. A subtle element of the fundamental blocks of an ADPLL is talked about. In this work, the lessening of highest frequency, power, transient examination and delay is spoken of the outcome is thought about. Its simulation comes about utilizing tanner tool are additionally talked about. The proposed ADPLL design dynamic phase frequency locator with MPC_TDC most extreme power utilization is 4.653 mW and the proposed ADPLL with MPC_TDC was mainly used in communication applications.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.4
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据