4.1 Article

Performance analysis of a complete adiabatic logic system driven by the proposed power clock generator

期刊

JOURNAL OF SEMICONDUCTORS
卷 35, 期 9, 页码 -

出版社

IOP PUBLISHING LTD
DOI: 10.1088/1674-4926/35/9/095001

关键词

clock-generator; energy recovery logic; low power; single phase sinusoidal clock

资金

  1. Special Man-Power Development Programme in VLSI & Related Software
  2. Phase-II (SMDP-II)
  3. Ministry of Information Technology, Government of India

向作者/读者索取更多资源

We analyze the energy performance of a complete adiabatic circuit/system including the Power Clock Generator (PCG) at the 90 nm CMOS technology node. The energy performance in terms of the conversion efficiency of the PCG is extensively carried out under the variations of supply voltage, process corner and the driver transistor's width. We propose an energy-efficient singe cycle control circuit based on the two-stage comparator for the synchronous charge recovery sinusoidal power clock generator (PCG). The proposed PCG is used to drive the 4-bit adiabatic Ripple Carry Adder (RCA) and their simulation results are compared with the adiabatic RCA driven by the reported PCG. We have also simulated the logically equivalent static CMOS RCA circuit to compare the energy saving of adiabatic and non-adiabatic logic circuits. In the clock frequency range from 25 MHz to 1GHz, the proposed PCG gives a maximum conversion efficiency of 56.48%. This research work shows how the design of an efficient PCG increases the energy saving of adiabatic logic.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.1
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据