4.8 Article

Design Constraints for Series-Stacked Energy Decoupling Buffers in Single-Phase Converters

期刊

IEEE TRANSACTIONS ON POWER ELECTRONICS
卷 33, 期 9, 页码 7305-7308

出版社

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TPEL.2018.2799805

关键词

Active energy buffer; capacitors; optimization; single-phase

资金

  1. Texas Instruments
  2. National Science Foundation Engineering Research Center for Power Optimization of Electro Thermal Systems (POETS) [EEC-1449548]

向作者/读者索取更多资源

In single-phase dc-ac and ac-dc conversion, energy decoupling is needed to compensate for the instantaneous power mismatch between the ac side and the dc side. The series-stacked buffer (SSB) is a type of active energy decoupling buffer that allows a large voltage ripple on the energy buffering capacitor to improve the energy utilization ratio while actively regulating the dc-bus voltage with minimal ripple. This architecture has been demonstrated to achieve high efficiency, high power density, and excellent ripple control on the dc bus. This letter presents a set of design constraints for the SSB that describe the quantitative relation among passive components and load power level. Compared to previous works on the SSB, the new constraints accurately identify the operation limits of the SSB. A more optimized sizing solution is thus derived. The new design constraints are derived step by step and verified with simulations and experiments.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.8
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据