4.6 Article

Demonstration of Single Hole Transistor and Hybrid Circuits for Multivalued Logic and Memory Applications up to 350 K Using CMOS Silicon Nanowires

期刊

ADVANCED ELECTRONIC MATERIALS
卷 2, 期 4, 页码 -

出版社

WILEY
DOI: 10.1002/aelm.201500244

关键词

electronics; electron tunneling; nanowires; silicon; transistors

资金

  1. project TOLOP of the Seventh Framework Program of the European Commission [318397]

向作者/读者索取更多资源

The operation of hybrid circuits consisting of a single hole transistor coupled to a metal oxide semiconductor field effect transistor (MOSFET) is demonstrated at 350 K. The devices are designed at ultimate scaling with complementary metal oxide semiconductor technology on 300 mm diameter silicon on insulator wafers using deep ultra-violet lithography. Coulomb blockade oscillations up to 350 K are measured from silicon nanowire transistors with 20 nm -gate length and diameter under 5 nm. These oscillations are exploited to produce inverter/amplifier, literal gate, negative differential resistance and memory loop circuits for multivalued (MV) logic and MV memory applications, via hybridization with MOSFET in SETMOS configuration. The fabrication and the operation of these SHT-MOSFET hybrid circuits at high temperature should spur single charge transistor integration into circuits for innovative applications in nanoelectronics.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.6
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据