4.3 Article

Design of robust analog integrated circuit based on process corner performance variability minimization

期刊

INTEGRATION-THE VLSI JOURNAL
卷 94, 期 -, 页码 -

出版社

ELSEVIER
DOI: 10.1016/j.vlsi.2023.102100

关键词

Process corner performance; Phase noise; Power consumption; CMOS voltage controlled oscillator; Operational transconductance amplifier

向作者/读者索取更多资源

A novel technique for performance optimization and fabrication process variation tolerance of integrated circuits is proposed in this work. The technique is validated in two example cases and shows promising results.
A novel technique of performance optimization along with fabrication process variation tolerance of integrated circuits is proposed in this work. It is well-known that the probability of chip being manufactured under normal process environment is higher than the other corner process environments since it follows a Gaussian distribution. In this proposed approach Process Corner Performance Variability Minimization (PCPVM) is carried out simultaneously with performance optimization. In PCPVM the statistical performance deviations of the corner cases from the nominal case is minimized by considering the actual SPICE (Simulation Program with Integrated Circuit Emphasis) parameters of different process corners for performance evaluation. The proposed design is made robust by optimizing the circuit performance in nominal case and, also minimizing the difference between chip performances in nominal and worst case corner environments. This approach is expected to improve the performance of the ICs manufactured even under extreme process corner conditions. The proposed technique is validated in two example cases of current starved voltage controlled oscillator and Operational Transconductance Amplifier.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.3
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据