4.7 Article

The Impact of Ambient Temperature on Electrothermal Characteristics in Stacked Nanosheet Transistors with Multiple Lateral Stacks

期刊

NANOMATERIALS
卷 13, 期 22, 页码 -

出版社

MDPI
DOI: 10.3390/nano13222971

关键词

nanoscale device; nanosheet; self-heating effect (SHE); ambient temperature; multiple lateral stacks; thermal crosstalk

向作者/读者索取更多资源

In this paper, the impact of ambient temperature on the self-heating effect in stacked nanosheet transistors is investigated. The study shows that as the number of lateral stacks increases, the nanoscale devices exhibit more severe thermal crosstalk issues, and the current performance between n- and p-type nanoscale transistors degrades differently. The findings provide an effective design guide for stacked nanosheet transistors in circuit applications.
With characteristic size scaling down to the nanoscale range, the confined geometry exacerbates the self-heating effect (SHE) in nanoscale devices. In this paper, the impact of ambient temperature (Tamb) on the SHE in stacked nanosheet transistors is investigated. As the number of lateral stacks (Nstack) increases, the nanoscale devices show more severe thermal crosstalk issues, and the current performance between n- and p-type nanoscale transistors exhibits different degradation trends. To compare the effect of different Tamb ranges, the temperature coefficients of current per stack and threshold voltage are analyzed. As the Nstack increases from 4 to 32, it is verified that the zero-temperature coefficient bias point (VZTC) decreases significantly in p-type nanoscale devices when Tamb is above room temperature. This can be explained by the enhanced thermal crosstalk. Then, the gate length-dependent electrothermal characteristics with different Nstacks are investigated at various Tambs. To explore the origin of drain current variation, the temperature-dependent backscattering model is utilized to explain the variation. At last, the simulation results verify the impact of Tamb on the SHE. The study provides an effective design guide for stacked nanosheet transistors when considering multiple stacks in circuit applications.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.7
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据