4.6 Article

A Design of a Dual Delay Line DLL with Wide Input Duty Cycle Range

期刊

ELECTRONICS
卷 12, 期 12, 页码 -

出版社

MDPI
DOI: 10.3390/electronics12122696

关键词

DRAM; DLL; dual delay line; duty cycle; high frequency

向作者/读者索取更多资源

This article presents a dual-controller dual-delay line delay lock loop (DC-DL DLL). The proposed DLL has a dual delay line structure, with each delay line having a coarse adjustment and a fine adjustment unit, and corresponding control units to minimize mismatch between the delay lines, thus avoiding the need for a complicated duty cycle correction (DCC) circuit. A frequency divider was included to widen the range of input clock duty cycle adjustment. Furthermore, a simple clock synthesis circuit was introduced for synthesizing the required clock. The designed DLL utilized the 25 nm process and operated at a voltage of 1.2 V. Simulation results demonstrated that, at a working frequency of 1.6 GHz, the peak-to-peak jitter of the DC-DL DLL after locking was approximately 17.61 ps, the maximum output duty cycle error was about 1.3%, and the input duty cycle ranged from 20% to 80%, with a power consumption of 10.06 mW.
This article describes a dual-controller dual-delay line delay lock loop (DC-DL DLL). The proposed DLL adopted a dual delay line structure, each delay line was composed of a coarse adjustment and a fine adjustment unit, and the dual delay lines had corresponding control units to reduce the mismatch between the delay lines, and it avoided the complicated design of duty cycle correction (DCC) circuit. A frequency divider was added to divide the input clock to achieve a wider input clock duty cycle adjustment. Additionally, a simple clock synthesis circuit was proposed to synthesize the required clock. The DLL design used the 25 nm process with a voltage of 1.2 V. The simulation results showed that at a working frequency of 1.6 GHz, the peak-to-peak jitter of the DC-DL DLL after locking was approximately 17.61 ps, the maximum output duty cycle error was about 1.3%, and the input duty cycle ranged from 20% to 80%, with a power consumption of 10.06 mW.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.6
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据