4.7 Article

Area and power optimization for Fixed Polarity Reed-Muller logic circuits based on Multi-strategy Multi-objective Artificial Bee Colony algorithm

出版社

PERGAMON-ELSEVIER SCIENCE LTD
DOI: 10.1016/j.engappai.2023.105906

关键词

Area and power optimization; Pareto optimal solution; Multi-objective optimization; Artificial bee colony algorithm; Reed-Muller (RM) circuit

向作者/读者索取更多资源

This paper presents a Multi-strategy Multi-objective Artificial Bee Colony (MMABC) algorithm to solve the binary multi-objective optimization problem. The algorithm includes a flexible foraging behavior strategy, a genetic retention evolution, and an efficient transform strategy. Additionally, an area and power optimization approach for FPRM logic circuits is proposed, using the MMABC to search for polarities with smaller area and lower power. Experimental results demonstrate the efficacy and superiority of this approach.
Area and power optimization of Fixed Polarity Reed-Muller (FPRM) circuits has received a lot of attention. Polarity optimization for FPRM circuits is essentially a binary multi-objective optimization problem. However, the existing area and power optimization approaches for FPRM logic circuits rarely produce a frontier and a greater number of Pareto optimal solutions. In this paper, a Multi-strategy Multi-objective Artificial Bee Colony (MMABC) algorithm is proposed to solve the binary multi-objective optimization problem. The main innovation of MMABC can be summarized as follows: a flexible foraging behavior strategy for employed bees is proposed to improve the searching ability of the algorithm; a genetic retention evolution for onlooker bees is proposed to improve the quality of the population; an efficient transform strategy is proposed to help the algorithm to jump out the local optimal and increase convergence speed. Moreover, we propose an area and power optimization approach for FPRM logic circuits, which uses the MMABC to search for the polarities (i.e., Pareto optimal solutions) with smaller area and lower power. Experimental results demonstrated the effectiveness and superiority of our approach in optimizing area and power of FPRM logic circuits.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.7
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据