4.5 Article

Spiderweb Array: A Sparse Spin-Qubit Array

期刊

PHYSICAL REVIEW APPLIED
卷 18, 期 2, 页码 -

出版社

AMER PHYSICAL SOC
DOI: 10.1103/PhysRevApplied.18.024053

关键词

-

资金

  1. Intel Corporation
  2. Early Research Programme of the Netherlands Organisation for Applied Scientific Research (TNO)
  3. Top Sector High Tech Systems and Materials

向作者/读者索取更多资源

This article discusses a quantum-dot spin-qubit architecture that integrates on-chip control electronics, reducing the number of signal connections at the chip boundary. It presents a concrete floor plan and estimates the operation frequencies and power consumption of a million-qubit array. This work significantly closes the gap towards a fully CMOS-compatible quantum computer implementation.
One of the main bottlenecks in the pursuit of a large-scale-chip-based quantum computer is the large number of control signals needed to operate qubit systems. As system sizes scale up, the number of terminals required to connect to off-chip control electronics quickly becomes unmanageable. Here, we discuss a quantum-dot spin-qubit architecture that integrates on-chip control electronics, allowing for a significant reduction in the number of signal connections at the chip boundary. By arranging the qubits in a two-dimensional array with about 12 mu m pitch, we create space to implement locally integrated sampleand-hold circuits. This allows us to offset the inhomogeneities in the potential landscape across the array and to globally share the majority of the control signals for qubit operations. We make use of advanced circuit modeling software to go beyond conceptual drawings of the component layout, to assess the feasibility of the scheme through a concrete floor plan, including estimates of footprints for quantum and classical electronics, as well as routing of signal lines across the chip using different interconnect layers. We make use of local demultiplexing circuits to achieve an efficient signal-connection scaling, leading to a Rent's exponent as low asp = 0.43. Furthermore, we use available data from state-of-the-art spin qubit and microelectronics technology development, as well as circuit models and simulations, to estimate the operation frequencies and power consumption of a million-qubit array. This work presents a complementary approach to previously proposed architectures, focusing on a feasible scheme to integrating quantum and classical hardware, and identifying remaining challenges for achieving full fault-tolerant quantum computation. It thereby significantly closes the gap towards a fully CMOS-compatible quantum computer implementation.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.5
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据