4.5 Article

A Self Calibration Method of a Pipeline ADC Based on Dynamic Capacitance Allotment

出版社

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TVLSI.2022.3151479

关键词

Pipelines; Calibration; Capacitors; Topology; Gain; Linearity; Clocks; Adaptive gain tuning; foreground calibration; mixed signal; multiplying digital-to-analog converter (MDAC) gain; pipelined analog-to-digital converter (ADC)

向作者/读者索取更多资源

This paper introduces a low-power mixed-signal foreground calibration algorithm for ADC using a digitally controlled reconfigurable switched-capacitor MDAC gain controller. The proposed method nullifies the effect of MDAC gain change on ADC output linearity through a feedback mechanism, achieving ideal ADC output linearity.
This manuscript introduces a low-power mixed-signal foreground calibration algorithm of a pipeline analog-to-digital converter (ADC) using a digitally controlled reconfigurable switched-capacitor multiplying digital-to-analog converter (MDAC) gain controller. The proposed calibration technique forces the front-end stage MDAC gain toward its ideal value to achieve the ideal ADC output linearity. In this brief, a feedback mechanism has been employed to nullify the effect of change in MDAC gain from its ideal value by sensing a digital back-end unit response. The proposed method has been simulated using a 0.18-mu m CMOS process. An 11-bit pipeline ADC with a 1.5-bit stage followed by a ten bit linear back-end ADC (BE-ADC) has been used to calibrate the non-linearity of the said 1.5-bit stage. Using a low amplifier gain value of 28 dB, the signal-to-noise-and-distortion ratio (SNDR) of the ADC improves from 46.21-dB pre-calibration to 65.13-dB post-calibration.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.5
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据