4.6 Article

A Survey of Domain-Specific Architectures for Reinforcement Learning

期刊

IEEE ACCESS
卷 10, 期 -, 页码 13753-13767

出版社

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/ACCESS.2022.3146518

关键词

Reinforcement learning; Computer architecture; Training; Neural networks; Optimization; Graphics processing units; Q-learning; Domain-specific architectures; machine learning; deep learning; reinforcement learning; deep reinforcement learning; reconfigurable architectures; FPGA

资金

  1. European Union's Horizon 2020 Research and Innovation Program through the Very Efficient Deep Learning in IoT (VEDLIoT) Project [957197]

向作者/读者索取更多资源

This paper presents a review of hardware architectures for accelerating reinforcement learning algorithms, focusing on FPGA-based implementations and considering GPU-based approaches as well. It compares the techniques employed in different implementations and suggests possible areas for future work.
Reinforcement learning algorithms have been very successful at solving sequential decision-making problems in many different problem domains. However, their training is often time-consuming, with training times ranging from multiple hours to weeks. The development of domain-specific architectures for reinforcement learning promises faster computation times, decreased experiment turn-around time, and improved energy efficiency. This paper presents a review of hardware architectures for the acceleration of reinforcement learning algorithms. FPGA-based implementations are the focus of this work, but GPU-based approaches are considered as well. Both tabular and deep reinforcement learning algorithms are included in this survey. The techniques employed in different implementations are highlighted and compared. Finally, possible areas for future work are suggested, based on the preceding discussion of existing architectures.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.6
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据