4.4 Article

CNFET-based design of efficient ternary half adder and 1-trit multiplier circuits using dynamic logic

期刊

MICROELECTRONICS JOURNAL
卷 113, 期 -, 页码 -

出版社

ELSEVIER SCI LTD
DOI: 10.1016/j.mejo.2021.105105

关键词

CNFET; Dynamic logic; Half adder; Multiplier; Pass transistor logic; Ternary logic

向作者/读者索取更多资源

This paper introduces a ternary half adder and a 1-trit multiplier designed using carbon nanotube transistors, which have advantages over MOSFETs and provide lower power consumption, delay, and transistor count. The proposed circuits exhibit robust performance over a wide range of operating conditions, with improved efficiency compared to previous designs.
This paper presents a ternary half adder and a 1-trit multiplier using carbon nanotube transistors. The proposed circuits are designed using pass transistor logic and dynamic logic. Ternary logic uses less connections than binary logic, and less voltage changes are required for the same amount of data transmission. Carbon nanotube transistors have advantages over MOSFETs, such as the same mobility for electrons and holes, the ability to adjust the threshold voltage by changing the nanotube diameter, and less leakage power. The proposed half adder has lower power consumption, delay, and fewer transistors compared to recent ternary half adders that use similar design methods. The proposed 1-trit multiplier also has a lower delay than other designs. Moreover, these advantages are achieved over a wide supply voltage range, operating temperatures, and output loads. The design is also more robust to process variations than the nearest design in terms of PDP.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.4
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据