4.7 Article

Towards Low Latency and Resource-Efficient FPGA Implementations of the MUSIC Algorithm for Direction of Arrival Estimation

出版社

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TCSI.2021.3083280

关键词

Direction of arrival; MUSIC; array signal processing; FPGA

资金

  1. Architecting Intelligent Cost-effective Central Offices to enable 5G Tactile Internet (ACHILLES) through the Spanish Ministry of Economy and Competitivity [PID2019-104207RB-I00]
  2. Madrid Government (Comunidad de Madrid-Spain)
  3. Universidad Carlos III de Madrid (UC3M) [EPUC3M21]
  4. Context of the V Plan Regional de Investigacion Cientifica e Innovacion Tecnologica (V PRICIT) (Regional Program of Research and Technological Innovation)

向作者/读者索取更多资源

A novel design approach for FPGA implementation of the MUSIC algorithm is proposed in this paper, which significantly reduces both FPGA resources and latency.
The estimation of the Direction of Arrival (DoA) is one of the most critical parameters for target recognition, identification and classification. MUltiple SIgnal Classification (MUSIC) is a powerful technique for DoA estimation. The algorithm requires complex mathematical operations like the computation of the covariance matrix for the input signals, eigenvalue decomposition and signal peak search. All these signal processing operations make real-time and resource-efficient implementation of the MUSIC algorithm on Field Programmable Gate Arrays (FPGAs) a challenge. In this paper, a novel design approach is proposed for the FPGA-implementation of the MUSIC algorithm. This approach enables a significant reduction in both FPGA resources and latency. In more detail, the proposed design enables the estimation of DoA in real-time scenarios in 2 mu sec with 30% to 50% fewer resources as compared to existing techniques.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.7
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据