4.6 Article

Impact ionization-induced bistability in CMOS transistors at cryogenic temperatures for capacitorless memory applications

期刊

APPLIED PHYSICS LETTERS
卷 119, 期 4, 页码 -

出版社

AIP Publishing
DOI: 10.1063/5.0060343

关键词

-

资金

  1. National Science Foundation [QII-TACS-1936221]
  2. University of Maryland [70NANB18H160, 70NANB14H209]

向作者/读者索取更多资源

This research reveals sharp current jumps and stable hysteretic loops in drain current at cryogenic temperatures when operating CMOS transistors at voltages exceeding 1.3V. The mechanism responsible for device bistability is impact ionization charging, leading to effective back-gating of the inversion channel. This phenomenon can be utilized for compact capacitorless single-transistor memory with long retention times.
Cryogenic operation of complementary metal oxide semiconductor (CMOS) silicon transistors is crucial for quantum information science, but it brings deviations from standard transistor operation. Here, we report on sharp current jumps and stable hysteretic loops in the drain current as a function of gate voltage V-G for both n- and p-type commercial-foundry 180-nm-process CMOS transistors when operated at voltages exceeding 1.3V at cryogenic temperatures. The physical mechanism responsible for the device bistability is impact ionization charging of the transistor body, which leads to effective back-gating of the inversion channel. This mechanism is verified by independent measurements of the body potential. The hysteretic loops, which have a >10(7) ratio of high to low drain current states at the same V-G, can be used for a compact capacitorless single-transistor memory at cryogenic temperatures with long retention times. Published under an exclusive license by AIP Publishing.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.6
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据