4.7 Article

Integrated Stateflow-based simulation modelling and testability evaluation for electronic built-in-test (BIT) systems

期刊

出版社

ELSEVIER SCI LTD
DOI: 10.1016/j.ress.2020.107066

关键词

Stateflow; Built-in test (BIT); Testability model; Fault detection; Fault isolation; False alarm reduction

向作者/读者索取更多资源

The simulation modelling for built-in test (BIT) system is an important approach to analyse the testability and evaluate the BIT performance. However, existing simulation modelling methods cannot satisfy the simulation requirements of abundant testability design factors, especially for the fault and interference injection and the test logic of BIT. Therefore, this paper proposes an integrated modelling and simulation method for BIT system based on Stateflow. This simulation modelling method has three highlights. 1) this method can dynamically realise the fault transmission and BIT monitoring processes under test 2) this method can generate diagnostic knowledge through the fault injection function. 3) this method can calculate BIT performance metrics, especially the false alarm probability to realise more comprehensive testability evaluation. This paper firstly presents the BIT detection, isolation, and false alarm reduction logics and model formulation. Then the testability metrics and D-matrix calculation models are presented. Finally, the proposed method is applied in an example of an electronic secondary power conversion board. The testability metrics are reported by the simulation model, which comply with the real hardware analysis and experiment.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.7
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据