4.8 Article

The origin of gate bias stress instability and hysteresis in monolayer WS2 transistors

期刊

NANO RESEARCH
卷 13, 期 12, 页码 3278-3285

出版社

TSINGHUA UNIV PRESS
DOI: 10.1007/s12274-020-3003-6

关键词

charge trapping; gate bias stress instability; hysteresis; WS2; transistor

资金

  1. National Natural Science Foundation of China [51672229, 61605024, 61775031]
  2. Fundamental Research Funds for the Central Universities [ZYGX2018J056]
  3. UESTC Foundation for the Academic Newcomers Award
  4. General Research Fund (CityU) [11275916]
  5. Theme-based Research of the Research Grants Council of Hong Kong, China [T42-103/16-N]
  6. Science Technology and Innovation Committee of Shenzhen Municipality [JCYJ20170818095520778]

向作者/读者索取更多资源

Due to the ultra-thin nature and moderate carrier mobility, semiconducting two-dimensional (2D) materials have attracted extensive attention for next-generation electronics. However, the gate bias stress instability and hysteresis are always observed in these 2D materials-based transistors that significantly degrade their reliability for practical applications. Herein, the origin of gate bias stress instability and hysteresis for chemical vapor deposited monolayer WS(2)transistors are investigated carefully. The transistor performance is found to be strongly affected by the gate bias stress time, sweeping rate and range, and temperature. Based on the systematical study and complementary analysis, charge trapping is determined to be the major contribution for these observed phenomena. Importantly, due to these charge trapping effects, the channel current is observed to decrease with time; hence, a rate equation, considering the charge trapping and time decay effect of current, is proposed and developed to model the phenomena with excellent consistency with experimental data. All these results do not only indicate the validity of the charge trapping model, but also confirm the hysteresis being indeed caused by charge trapping. Evidently, this simple model provides a sufficient explanation for the charge trapping induced gate bias stress instability and hysteresis in monolayer WS(2)transistors, which can be also applicable to other kinds of transistors.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.8
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据