4.5 Article

Effect of the Degree of the Gate-Dielectric Surface Roughness on the Performance of Bottom-Gate Organic Thin-Film Transistors

期刊

ADVANCED MATERIALS INTERFACES
卷 7, 期 10, 页码 -

出版社

WILEY
DOI: 10.1002/admi.201902145

关键词

grain boundaries; organic thin-film transistors; surface roughness

资金

  1. German Research Foundation (DFG) [KL 2223/6-1, KL 2223/6-2, KL 2223/7-1, PF 385/11-1, INST 35/1429-1 (SFB 1249)]
  2. Bavarian State Ministry for Science and the Arts within the collaborative research network Solar Technologies go Hybrid (SolTech)

向作者/读者索取更多资源

In organic thin-film transistors (TFTs) fabricated in the inverted (bottom-gate) device structure, the surface roughness of the gate dielectric onto which the organic-semiconductor layer is deposited is expected to have a significant effect on the TFT characteristics. To quantitatively evaluate this effect, a method to tune the surface roughness of a gate dielectric consisting of a thin layer of aluminum oxide and an alkylphosphonic acid self-assembled monolayer over a wide range by controlling a single process parameter, namely the substrate temperature during the deposition of the aluminum gate electrodes, is developed. All other process parameters remain constant in the experiments, so that any differences observed in the TFT performance can be confidently ascribed to effects related to the difference in the gate-dielectric surface roughness. It is found that an increase in surface roughness leads to a significant decrease in the effective charge-carrier mobility and an increase in the subthreshold swing. It is shown that a larger gate-dielectric surface roughness leads to a larger density of grain boundaries in the semiconductor layer, which in turn produces a larger density of localized trap states in the semiconductor.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.5
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据