4.7 Article

Low Power, CMOS-MoS2 Memtransistor based Neuromorphic Hybrid Architecture for Wake-Up Systems

期刊

SCIENTIFIC REPORTS
卷 9, 期 -, 页码 -

出版社

NATURE PUBLISHING GROUP
DOI: 10.1038/s41598-019-51606-x

关键词

-

资金

  1. INSPIRE faculty fellowship from the Department of Science & Technology, India [DST/INSPIRE/04/2016/000216]
  2. SERB (Science and Engineering Research Board), India [ECR/2017/002517, IMP/2018/000550]
  3. Pratiksha trust [PratikshaYI/2017-8512]

向作者/读者索取更多资源

Neuromorphic architectures have become essential building blocks for next-generation computational systems, where intelligence is embedded directly onto low power, small area, and computationally efficient hardware devices. In such devices, realization of neural algorithms requires storage of weights in digital memories, which is a bottleneck in terms of power and area. We hereby propose a biologically inspired low power, hybrid architectural framework for wake-up systems. This architecture utilizes our novel high-performance, ultra-low power molybdenum disulphide (MoS2) based two-dimensional synaptic memtransistor as an analogue memory. Furthermore, it exploits random device mismatches to implement the population coding scheme. Power consumption per CMOS neuron block was found to be 3 nw in the 65 nm process technology, while the energy consumption per cycle was 0.3 pJ for potentiation and 20 pJ for depression cycles of the synaptic device. The proposed framework was demonstrated for classification and regression tasks, using both off-chip and simplified on-chip sign-based learning techniques.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.7
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据