4.7 Review

Recent Developments and Challenges in FPGA-Based Time-to-Digital Converters

期刊

出版社

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TIM.2019.2938436

关键词

Field programmable gate arrays; Clocks; Delay lines; Taxonomy; Bibliographies; Signal resolution; Propagation delay; Field-programmable gate arrays (FPGAs); survey; time-interval measurement; time-to-digital converter (TDC)

资金

  1. Fundacao para a Ciencia e Tecnologia (FCT)
  2. Bosch Car Multimedia through the Advanced Engineering Systems for Industry (AESI) Doctoral Program [PDE/BDE/114562/2016]
  3. FCT [UID/CEC/00319/2019]
  4. Fundação para a Ciência e a Tecnologia [PDE/BDE/114562/2016] Funding Source: FCT

向作者/读者索取更多资源

Over the past few years, the gap between field-programmable gate array (FPGA) and application-specific integrated circuit (ASIC) performance levels has been narrowed due to the constant development of FPGA technology. The high performance, together with the lower development costs and a shorter time to market, turns FPGA-based platforms attractive for a huge range of applications, among them time-to-digital converters (TDCs). It is, therefore, important to analyze the evolution of FPGA-based TDCs to better understand where the research efforts should be focused in the near future. This article presents and discusses the improvements on the FPGA-based TDC research, aiming to be a starting point for new studies on this field, with some guidelines for future research. A state-of-the-art literature review on the FPGA-based TDC is presented, aiming to categorize and discuss the existing architectures. This discussion addresses architectures' characteristics, limitations, and areas of application.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.7
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据