4.2 Article

A 5-MHz bandwidth 78.1-dB SNDR 2-2 MASH delta-sigma modulator

期刊

INTERNATIONAL JOURNAL OF ELECTRONICS
卷 107, 期 4, 页码 613-629

出版社

TAYLOR & FRANCIS LTD
DOI: 10.1080/00207217.2019.1672803

关键词

ADC; delta?sigma modulator; hybrid switching integrator; amplifiers; communication system

资金

  1. MSIT (Ministry of Science and ICT), Korea, under the ITRC (Information Technology Research Centre) support program [IITP-2019-2018-0-01421]
  2. MOTIE (Ministry of Trade, Industry Energy) [10080488]

向作者/读者索取更多资源

This paper presents a 4-bit, 2?2 multi-stage noise shaping (MASH) delta-sigma modulator (DSM) fabricated using a 0.18??m complementary metal oxide semiconductor (CMOS) process. The DSM was designed using a cascade-of-integrators with a feedforward (CIFF) structure. The first integrator was designed to reduce the loading effect of the system?s front-end circuit using a switched-resistor integrator instead of the conventional switched-capacitor method. The CIFF structure requires an active adder, which is generally implemented with a high-bandwidth high-swing amplifier. In this paper, the active adder is eliminated and an adder-less integrator is implemented in the MASH DSM. The DSM prototype has an over-sampling ratio (OSR) of 16 and a 160?MHz sampling frequency. The prototype?s measured signal-to-noise ratio (SNR) is 82.4 dB and the signal-to-noise-plus-distortion ratio (SNDR) is 78.1 dB for a signal bandwidth of 5?MHz. The measured total power consumption is 26?mW at a 1.8?V supply voltage, and the chip core size is 0.67 mm(2). The energy required per conversion step is 0.4 pJ/conv.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.2
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据