4.8 Article

Van der Waals negative capacitance transistors

期刊

NATURE COMMUNICATIONS
卷 10, 期 -, 页码 -

出版社

NATURE PORTFOLIO
DOI: 10.1038/s41467-019-10738-4

关键词

-

资金

  1. Singapore National Research Foundation under NRF [NRF-RF2013-08, MOE2015-T2-2-007, MOE2015-T2-2-043, MOE2017-T2-2-136, MOE2018-T3-1-002]
  2. A*Star QTE programme

向作者/读者索取更多资源

The Boltzmann distribution of electrons sets a fundamental barrier to lowering energy consumption in metal-oxide-semiconductor field-effect transistors (MOSFETs). Negative capacitance FET (NC-FET), as an emerging FET architecture, is promising to overcome this thermionic limit and build ultra-low-power consuming electronics. Here, we demonstrate steep-slope NC-FETs based on two-dimensional molybdenum disulfide and CuInP2S6 (CIPS) van der Waals (vdW) heterostructure. The vdW NC-FET provides an average subthreshold swing (SS) less than the Boltzmann's limit for over seven decades of drain current, with a minimum SS of 28 mV dec(-1). Negligible hysteresis is achieved in NC-FETs with the thickness of CIPS less than 20 nm. A voltage gain of 24 is measured for vdW NC-FET logic inverter. Flexible vdW NC-FET is further demonstrated with sub-60 mV dec(-1) switching characteristics under the bending radius down to 3.8 mm. These results demonstrate the great potential of vdW NC-FET for ultra-low-power and flexible applications.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.8
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据