4.3 Article

Characterization of Deep and Shallow Traps in GaN HEMT Using Multi-Frequency C-V Measurement and Pulse-Mode Voltage Stress

期刊

出版社

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TDMR.2019.2910454

关键词

C-V measurement; device simulation; dynamic resistance; GaN HEMT; pulse-mode stress; buffer traps

资金

  1. NSF Industry/University Cooperative Research Center on Multi-Functional Integrated System Technology Center [IIP-1439644, IIP-1439680, IIP-1738752]

向作者/读者索取更多资源

In this paper, the influence of interface traps at the SiN/GaN interface and carbon-related buffer traps on GaN high electron mobility transistor (HEMT) on silicon substrate has been studied using high-frequency capacitance-voltage (HFCV) and quasi-static C-V (QSCV) measurement. The correlation between dynamic resistance degradation and trap density distribution subjected to pulse stress conditions has been examined. Deeper-level traps from the hole-emission process of the carbon-related buffer layer are activated by high drain voltage during off-state stress, and shallow-level traps at the SiN interface are enhanced by an increase in gate voltage during the on-state stress. 2-D device simulations have been carried out to probe the physical insight into the dynamic resistance degradation. Good agreement between experimental data and simulated results is obtained while taking into account shallow-level and deeper-level traps.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.3
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据