4.6 Article

Development of Eccentric Spin Coating of Polymer Liner for Low-Temperature TSV Technology With Ultra-Fine Diameter

期刊

IEEE ELECTRON DEVICE LETTERS
卷 40, 期 1, 页码 95-98

出版社

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/LED.2018.2884452

关键词

Eccentric spin coating; high-aspect-ratio; low cost; low temperature; through-silicon-via (TSV)

资金

  1. National Natural Science Foundation of China [61774015, 61574016]
  2. 111 Project of China [B14010]

向作者/读者索取更多资源

Through-silicon-vias (TSVs) with a diameter of 3 mu m and high aspect ratio of 15 are successfully fabricated based on a low-cost and low-temperature process involving spin coating of polyimide liner, electroless plating of Ni barrier/seed layer, and electroplating of Cu, which is suitable for via-middle/via-last processes that have a more stringent thermal budget. A novel eccentric spin coating technique is proposed for liner formation, which greatly improves the wafer-level uniformity and reduces the bottom dielectric thickness of the vias located close to the center of the wafer. The measured results show that the fabricated TSVs exhibit low depletion capacitance of 33 fF, low leakage current of 2.2 pA at 20 V, and good barrier property against Cu diffusion even after annealing at 400 degrees C, indicating the feasibility of the proposed technique in high density and low area penalty 3-D large-scale integrated circuits.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.6
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据