4.6 Article

New Floating Gate Memory with Excellent Retention Characteristics

期刊

ADVANCED ELECTRONIC MATERIALS
卷 5, 期 4, 页码 -

出版社

WILEY
DOI: 10.1002/aelm.201800726

关键词

floating gate; MoS2; nonvolatile memory; van der Waals heterostructure

资金

  1. National Science Foundation of China (NSFC) [11834017, 61734001, 51572289, 11574361]
  2. Strategic Priority Research Program of Chinese Academy of Sciences (CAS) [XDB30000000]
  3. Key Research Program of Frontier Sciences of the CAS [QYZDB-SSW-SLH004]
  4. National Key RD program [2016YFA0300904]
  5. Youth Innovation Promotion Association CAS [2018013]

向作者/读者索取更多资源

In current flash memory, there is an inevitable tradeoff between the operation voltage and the retention time due to the incorporation of very thin tunneling layer in the device structure. In this work, a new type of robust floating gate nonvolatile memory based on 2D materials is introduced to reduce the operation voltage and promote the data retention time. By taking the advantage of a dual-gate structure, as-fabricated devices exhibit excellent performance with low operation voltage (as low as 5 V even the tunneling layer tBN 10 nm), long retention time (on/off ratio with negligible degeneration over 105 s), and ultralow off-leakage current (10-13 A, which is very attractive for ultralowpower applications). Charges trapped in the top gate originated from the capacitive coupling between the back and top gates are found to be responsible for the nonvolatile behavior. The new charge trapping mechanism, which is distinguished from that in the conventional single-gate memory devices, enables charge tunneling through a thicker tunneling layer at a low operation voltage. The achieved MoS2 nonvolatile memory with outstanding performances has great potentials for future information storage.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.6
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据