4.5 Article

Emitter-Coupled Spin-Transistor Logic: Cascaded Spintronic Computing Beyond 10 GHz

出版社

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/JETCAS.2015.2398231

关键词

Beyond complementary metal-oxide-semiconductor (CMOS) computing; emitter-coupled logic; logic circuits; magnetoresistance; spintronics

资金

  1. National Science Foundation (NSF) [NSF-DMR-1305666]
  2. Division Of Materials Research
  3. Direct For Mathematical & Physical Scien [1305666] Funding Source: National Science Foundation

向作者/读者索取更多资源

The cascading of logic gates is a critical challenge for the development of spintronic logic circuits. Here we propose the first logic family exploiting magnetoresistive bipolar spin-transistors to achieve a complete spintronic logic family in which logic gates can be cascaded. This logic family, emitter-coupled spin-transistor logic (ECSTL), is an extension of emitter-coupled logic (ECL) that leverages the advanced features of spintronic devices. The current through the ECL differential amplifier is routed to create a magnetic field that modulates the magnetoamplification of the spin-transistors. This cascading mechanism supplements the voltage cascading available in conventional ECL, providing additional inputs to each logic stage. Each gate therefore has increased logical functionality, leading to logic minimization and compact circuits. No additional current is required to employ this added spintronic switching, resulting in improved speed, area, and power characteristics. This logic family achieves a power-delay product 10-25 times smaller than conventional ECL, inspiring a pathway for high-performance spintronic computing beyond 10 GHz.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.5
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据