4.3 Article

105 nm Gate length pMOSFETs with high-K and metal gate fabricated in a Si process line on 200 mm GeOI wafers

期刊

SOLID-STATE ELECTRONICS
卷 52, 期 9, 页码 1285-1290

出版社

PERGAMON-ELSEVIER SCIENCE LTD
DOI: 10.1016/j.sse.2008.04.019

关键词

germanium; germanium-on-insulator; GeOI; MOSFET; high-K

资金

  1. French RTB (Basic Technology Research) Project
  2. French National Research Agency (ANR)

向作者/读者索取更多资源

We report on the fabrication and electrical characterization of deep sub-micron (gate length down to 105 nm) GeOI pMOSFETs. The Ge layer obtained by hetero-epitaxy on Si wafers has been transferred using the Smart Cut (TM) process to fabricate 200 mm GeOI wafers with Ge thickness down to 60-80 nm. A full Si MOS compatible pMOSFET process was implemented with HfO2/TiN gate stack The electrical. characterization of the fabricated devices and the systematic analysis of the measured performances (I-ON, I-OFF, transconductance, low field mobility, S, DIBL) demonstrate the potential of pMOSFET oil GeOI for advanced technological nodes. The dependence of these parameters have been analyzed with respect to the gate length, showing very good transport properties (mu(h) similar to 250 cm(2)/V/s, I-ON = 436 mu A/mu m for L-C = 105 nm), and OFF Current densities comparable or better than those reported in the literature. (C) 2008 Elsevier Ltd. All rights reserved.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.3
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据