4.3 Article

Reduction of defects in TSV filled with Cu by high-speed 3-step PPR for 3D Si chip stacking

期刊

MICROELECTRONICS RELIABILITY
卷 51, 期 12, 页码 2228-2235

出版社

PERGAMON-ELSEVIER SCIENCE LTD
DOI: 10.1016/j.microrel.2011.06.031

关键词

-

资金

  1. Seoul RBD program [10890, JP100096]

向作者/读者索取更多资源

The reduction of defects and high-speed copper filling into a through-silicon-via (TSV) for the three-dimensional stacking of Si chips were investigated. The via, with a diameter and depth of 30 mu m and 60 mu m, respectively, was prepared on a Si wafer by a deep reactive ion etching (DRIE) process. SiO2, Ti, and Au layers were coated as functional layers on the via wall. In order to increase the filling ratio of Cu into the via, a 3-step periodic-pulse-reverse (PPR) current waveform was suggested for electroplating. The 3-step PPR consisted of low, medium and high current densities for the 1st, 2nd and 3rd steps, respectively. After Cu filling, in order to estimate defects in the Cu-filling, the via was cross-sectioned and observed by field emission scanning electron microscopy (FE-SEM), and also an X-ray radiographic test was performed for non-destructive inspection. The experimental results showed the via was fully filled without a serious defect by the 3-step PPR process after 80 min of plating, specifically, by current densities of -1.24, -3.22, and -9.89 mA/cm(2) (1st/2nd/3rd step, respectively). The 3-step PPR filling was a kind of bottom-up filling process of Cu into the via, and it was effective for Cu filling in a short time. Defects, like voids in the Cu-filled TSV, were identified by the X-ray radiographic test, which can be useful for ensuring the reliability of a fragile thin Si wafer for 3D packaging. (C) 2011 Elsevier Ltd. All rights reserved,

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.3
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据