4.6 Article

Electrical properties of high density arrays of silicon nanowire field effect transistors

期刊

JOURNAL OF APPLIED PHYSICS
卷 114, 期 14, 页码 -

出版社

AMER INST PHYSICS
DOI: 10.1063/1.4824367

关键词

-

资金

  1. SFI [08/CE/I1432, PI_10/IN.1/I3030]
  2. National Research Foundation of Korea (NRF)
  3. Ministry of Education, Science and Technology [2012K001313, 2011-0031638]
  4. Advanced Microscopy Lab

向作者/读者索取更多资源

Proximity effect corrected e-beam lithography of hydrogen silsesquioxane on silicon on insulator was used to fabricate multi-channel silicon nanowire field-effect transistors (SiNW FETs). Arrays of 15-channels with a line width of 18 nm and pitch as small as 50 nm, the smallest reported for electrically functional devices, were fabricated. These high density arrays were back-gated by the substrate and allowed for investigation of the effects of scaling on the electrical performance of this multi-channel SiNW FET. It was revealed that the drain current and the transconductance (g(m)) are both reduced with decreasing pitch size. The drain induced barrier lowering and the threshold voltage (V-th) are also decreased, whereas the subthreshold swing (S) is increased. The results are in agreement with our simulations of the electric potential profile of the devices. The study contains valuable information on SiNW FET integration and scaling for future devices. (C) 2013 AIP Publishing LLC.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.6
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据