4.3 Article Proceedings Paper

Tungsten through-silicon via technology for three-dimensional LSIs

期刊

JAPANESE JOURNAL OF APPLIED PHYSICS
卷 47, 期 4, 页码 2801-2806

出版社

JAPAN SOCIETY APPLIED PHYSICS
DOI: 10.1143/JJAP.47.2801

关键词

three-dimensional integration technology; through-silicon via (TSV); deep-trench etching; sub-atmospheric chemical vapor deposition; time-modulated CVD method

向作者/读者索取更多资源

Tungsten through-silicon via (W-TSV) technology is investigated for the fabrication of three-dimensional (3D) LSI chips having low-resistive TSVs with a width less than 3 mu m. In our 3D integration technology, completed two-dimensional (2D) LSI chips including metal-oxide-semiconductor field-effect transistors (MOSFETs) and metal wirings are vertically stacked through a number of short vertical interconnections called TSV with lengths ranging from several microns to several tens of microns. The W-TSV technology is mainly divided into three low-temperature processes: deep-trench etching, dielectric layer formation, and filling with a conductive material. We successfully formed deep Si trenches through a 6-mu m-thick SiO(2) dielectric layer by the modified Bosch process. The depth of the resulting Si trenches with a dielectric layer is approximately 40 mu m. A SiO(2) layer was formed at the bottom and on the sidewall of the Si trenches by sub-atmospheric chemical vapor deposition (SACVD) method using tetraethylorthosilicate (TEOS) and O(3). In addition, we succeeded in uniformly depositing a conformal W metal layer by time-modulated W-CVD method at 300 degrees C.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.3
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据