4.3 Article

Fabrication of a magnetic tunnel junction-based 240-tile nonvolatile field-programmable gate array chip skipping wasted write operations for greedy power-reduced logic applications

期刊

IEICE ELECTRONICS EXPRESS
卷 10, 期 23, 页码 -

出版社

IEICE-INST ELECTRONICS INFORMATION COMMUNICATIONS ENG
DOI: 10.1587/elex.10.20130772

关键词

field-programmable gate array; magnetic tunnel junction device; nonvolatile logic-in-memory architecture; power-gating

资金

  1. Japan Society for the Promotion of Science (JSPS)
  2. Council for Science and Technology Policy (CSTP)
  3. VLSI Design and Education Center (VDEC), the University of Tokyo
  4. Cadence, Inc.

向作者/读者索取更多资源

A nonvolatile field-programmable gate array (NVFPGA) test chip with 240 tiles (the basic components) in a 12 x 20 2D-array is fabricated by 90 nm CMOS and 70 nm magnetic tunnel junction (MTJ) technologies. Since not only circuit configuration data but also temporal data are still remained in the MTJ devices even when the power supply is cut off, standby power dissipation is completely eliminated by utilizing tile-level power gating. Power reduction is further accelerated by skipping wasted write operations of nonvolatile flip-flops (NVFFs) for storing temporal data when the temporal data and the stored one are the same. As a typical application, a motion-vector prediction function is implemented on the proposed NVFPGA, which results in a write power reduction of 77% compared to that of a conventional MTJ-based NVFPGA and a total power reduction of 70% compared to that of an SRAM-based FPGA.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.3
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据