4.6 Article

Domino-Logic-Based ADC for Digital Synthesis

出版社

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TCSII.2011.2168019

关键词

Analog-digital conversion; low power; scaling; synthesis

资金

  1. Semiconductor Research Corporation
  2. Center for Design of Analog-Digital Integrated Circuits
  3. Div Of Industrial Innovation & Partnersh
  4. Directorate For Engineering [968877] Funding Source: National Science Foundation

向作者/读者索取更多资源

A low-power synthesizable analog-to-digital converter (ADC) is presented. By cascading many digital-like domino-logic cells whose propagation delay is influenced by an analog input voltage, a digital value is obtained at the end of the allowed ripple period by determining the number of cells that the ripple passed through. The sample-and-hold is simply a bootstrapped switch into a small sampling capacitor. As each domino-logic cell passes the ripple, charge is kicked back onto the input capacitor, which creates a significant second harmonic. Distortion caused by even harmonics is canceled by implementing a pseudodifferential structure. A test chip is fabricated in 0.18-mu m CMOS. The test chip achieves over 5.4-bit effective number of bits up to 50 MS/s with a 1.3-V supply. With a sampling frequency of 50 MS/s and a 24-MHz input, a 34.2-dB signal-to-noise-plus-distortion ratio is achieved while consuming 433 mu W and occupying only 0.094 mm(2).

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.6
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据