4.7 Article

Energy-Efficient Neuron, Synapse and STDP Integrated Circuits

期刊

出版社

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TBCAS.2011.2174152

关键词

Brain; CMOS; energy; learning; low power electronics; neurons; spike timing dependent plasticity (STDP); synapses

资金

  1. Defense Advanced Research Projects Agency (DARPA) [HRL0011-09-C-001]

向作者/读者索取更多资源

Ultra-low energy biologically-inspired neuron and synapse integrated circuits are presented. The synapse includes a spike timing dependent plasticity (STDP) learning rule circuit. These circuits have been designed, fabricated and tested using a 90 nm CMOS process. Experimental measurements demonstrate proper operation. The neuron and the synapse with STDP circuits have an energy consumption of around 0.4 pJ per spike and synaptic operation respectively.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.7
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据