4.5 Article

Experimental Demonstration of Concatenated LDPC and RS Codes by FPGAs Emulation

期刊

IEEE PHOTONICS TECHNOLOGY LETTERS
卷 21, 期 18, 页码 1302-1304

出版社

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/LPT.2009.2025867

关键词

Concatenated coding; field-programmable gate arrays (FPGAs); forward error correction (FEC); optical communication; Reed-Solomon (RS) codes

资金

  1. Lambda Utility Project of the National Institute of Information and Communications Technology (NICT)

向作者/读者索取更多资源

The concatenation of low-density parity-check and Reed-Solomon codes for forward error correction has been experimentally demonstrated for the first time in this letter. Using a 2-bit soft-decision large-scale integration and high-speed field-programmable gate arrays, a net coding gain of 9.0 dB was achieved with 20.5% redundancy with four iterative decoding for an input bit-error rate of 8.9 x 10(-3) at 31.3 Gb/s.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.5
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据