4.6 Article

Gate-All-Around Junctionless Transistors With Heavily Doped Polysilicon Nanowire Channels

期刊

IEEE ELECTRON DEVICE LETTERS
卷 32, 期 4, 页码 521-523

出版社

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/LED.2011.2107498

关键词

Accumulation mode; gate all around (GAA); inversion mode (IM); nanowire (NW); thin-film transistor (TFT)

资金

  1. National Science Council of the Republic of China [NSC 99-2811-M-009-007]

向作者/读者索取更多资源

In this letter, we have investigated experimentally, for the first time, the feasibility of gate-all-around polycrystalline silicon (poly-Si) nanowire transistors with junctionless (JL) configuration by utilizing only one heavily doped poly-Si layer to serve as source, channel, and drain regions. In situ doped poly-Si material features high and uniform-doping concentration, facilitating the fabrication process. The developed JL device exhibits desirable electrostatic performance in terms of higher ON/OFF current ratio and lower source/drain series resistance as compared with the inversion-mode counterpart. Such scheme appears of great potential for future system-on-panel and 3-D IC applications.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.6
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据