4.6 Article

Electrical Characteristics of Thermal-SiON-Gated Ge p-MOSFET Formed on Si Substrate

期刊

IEEE ELECTRON DEVICE LETTERS
卷 30, 期 1, 页码 72-74

出版社

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/LED.2008.2008317

关键词

Gate dielectric; Ge MOSFET; hole mobility; junction leakage; thermal SiON

资金

  1. National Science Council of Taiwan [NSC 95-2221-E-007-252-MY2]

向作者/读者索取更多资源

With a Si substrate, the p-MOSFET formed on a thin Ge layer with the thermal SiON as the gate dielectric was electrically characterized in this letter. The desirable passivation of the Ge channel is evidenced by the interface trap density lower than 3.46 x 10(11) cm(-2) . eV(-1) . A 1.74 x higher peak hole mobility than that of the Si universal one is obtained by the Ge MOSFET due to the low interface trap density and the good Ge crystallinity. With the source/drain region mainly formed on the Si substrate, the Ge MOSFET also demonstrates the excellent junction leakage. Combining these promising electrical characteristics, the thermal SiON with the device structure holds the potential to be applied to high-performance Ge MOSFETs.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.6
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据