4.6 Article

A low-noise fast-lock phase-locked loop with adaptive bandwidth control

Journal

IEEE JOURNAL OF SOLID-STATE CIRCUITS
Volume 35, Issue 8, Pages 1137-1145

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/4.859502

Keywords

adaptive bandwidth PLL; analog implementation; clock recovery; fast locking time; frequency hopping; gear-shifting algorithm; low jitter; phase-locked loops; time-varying channel

Ask authors/readers for more resources

This paper presents a salient analog phase-locked loop (PLL) that adaptively controls the loop bandwidth according to the locking status and the phase error amount. When the phase error is large, such as in the locking mode, the PLL increases the loop bandwidth and achieves fast locking. On the other hand, when the phase error is small, this PLL decreases the loop bandwidth and minimizes output jitters. Based on an analog recursive bandwidth control algorithm, the PLL achieves the phase and frequency lock in Less than 30 clock cycles without pre-training, and maintains the cycle-to-cycle jitter within 20 ps (peak-to-peak) in the tracking mode. A feed forward-type duty-cycle corrector is designed to keep the 50% duty cycle ratio over ail operating frequency range.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.6
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available