4.4 Article Proceedings Paper

Practical high-resolution programmable Josephson voltage standards using double- and triple-stacked MOSi2-barrier junctions

Journal

IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY
Volume 15, Issue 2, Pages 461-464

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TASC.2005.849874

Keywords

Josephson arrays; programmable voltage standard; superconducting integrated circuits; superconductor-normal-superconductor devices

Ask authors/readers for more resources

We have developed vertically stacked superconductor- normal-metal-superconductor Josephson junction technology for the next-generation quantum voltage standards. Stacked junctions provide a practical way of increasing the output voltage and operating margins. In this paper, we present fully functioning programmable voltage standard chips with double- and triple- stacked MoSi2 barrier Josephson junctions with over 100 000 junctions operating simultaneously on a 1 cm x I cm chip. The maximum output voltages of the double- and triple-stacked chips were 2.6 V and 3.9 V, with respective operating current margins of 2 mA and I mA. A new trinary-logic design is used to achieve higher voltage resolution. Thermal transport in these high-density chips will be briefly discussed.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.4
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available