4.8 Article

Output impendance design of parallel-connected UPS inverters with wireless load-sharing control

Journal

IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS
Volume 52, Issue 4, Pages 1126-1135

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TIE.2005.851634

Keywords

DC-AC power conversion; pulsewidth-modulated (PWM) inverters; uninterruptible power systems (UPSs)

Ask authors/readers for more resources

This paper deals with the design of the output impedance of uninterruptible power system (UPS) inverters with parallel-connection capability. In order to avoid the need for any communication among modules, the power-sharing control loops are based on the P/Q droop method. Since in these systems the power-sharing accuracy is highly sensitive to the inverters output impedance, novel control loops to achieve both stable output impedance and proper power balance are proposed. In this sense, a novel wireless controller is designed by using three nested loops: 1) the inner loop is performed by using feedback linearization control techniques, providing a good quality output voltage waveform; 2) the intermediate loop enforces the output impedance of the inverter, achieving good harmonic power sharing while maintaining low output voltage total harmonic distortion; and 3) the outer loop calculates the output active and reactive powers and adjusts the output impedance value and the output voltage frequency during the load transients, obtaining excellent power sharing without deviations in either the frequency or the amplitude of the output voltage. Simulation and experimental results are reported from a parallel-connected UPS system sharing linear and nonlinear loads.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.8
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available