4.6 Article

Design optimization of metal nanocrystal memory - Part II: Gate-stack engineering

Journal

IEEE TRANSACTIONS ON ELECTRON DEVICES
Volume 53, Issue 12, Pages 3103-3109

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TED.2006.885678

Keywords

electrostatics; high-kappa dielectrics; modeling; nanocrystal (NC); nonvolatile memories; three-dimensional (3-D)

Ask authors/readers for more resources

Based on the physical model of nanocrystal (NC) memories described in Part I, a systematic investigation of gate-stack engineering is presented, including high-kappa control and tunneling oxides. The high-kappa control oxide enables the effectiveoxide-thickness scaling without compromising the memory performance, owing to the low charging energy and large channel-control factor from the three-dimensional electrostatics. The high-kappa tunneling oxide, on the other hand, improves the retention characteristics utilizing the asymmetric tunneling barrier more effectively away from the direct tunneling regime. Finally with the optimization strategies introduced in both Parts I an II, a metal NC memory design with 1.0-V memory window, 13-mu s programming, 2.5-mu s erasing, and over 10-year retention time has been demonstrated at +/- 4-V operation, which highlights the potent tial of NC memories as the next-generation nonvolatile memory.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.6
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available