4.2 Article

VLSI implementation of a new LMS-based algorithm for noise removal in ECG signal

Journal

INTERNATIONAL JOURNAL OF ELECTRONICS
Volume 103, Issue 6, Pages 975-984

Publisher

TAYLOR & FRANCIS LTD
DOI: 10.1080/00207217.2015.1082204

Keywords

Electrocardiogram (ECG); variable step-size delayed least mean square (VSS-DLMS) algorithm; mean square error (MSE); field programmable gate array (FPGA)

Ask authors/readers for more resources

Least mean square (LMS)-based adaptive filters are widely deployed for removing artefacts in electrocardiogram (ECG) due to less number of computations. But they posses high mean square error (MSE) under noisy environment. The transform domain variable step-size LMS algorithm reduces the MSE at the cost of computational complexity. In this paper, a variable step-size delayed LMS adaptive filter is used to remove the artefacts from the ECG signal for improved feature extraction. The dedicated digital Signal processors provide fast processing, but they are not flexible. By using field programmable gate arrays, the pipelined architectures can be used to enhance the system performance. The pipelined architecture can enhance the operation efficiency of the adaptive filter and save the power consumption. This technique provides high signal-to-noise ratio and low MSE with reduced computational complexity; hence, it is a useful method for monitoring patients with heart-related problem.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.2
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available